簡易檢索 / 詳目顯示

研究生: 蘇建國
Chien-Kuo Su
論文名稱: 一個整合式1V輸出且具有50mV超低壓降之線性穩壓器
A Full On-Chip 1-V Output 50-mV Ultra-Low-Dropout Voltage Regulator
指導教授: 張慶元
Tsin-Yuan Chang
口試委員:
學位類別: 碩士
Master
系所名稱: 電機資訊學院 - 電機工程學系
Department of Electrical Engineering
論文出版年: 2008
畢業學年度: 96
語文別: 英文
論文頁數: 93
中文關鍵詞: 低壓降穩壓器頻率補償整合式電源管理無外接電容
外文關鍵詞: LDO, Frequency Compensation, Full On-Chip, Power Management, Capacitor-free
相關次數: 點閱:2下載:0
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • With the growing demand for portable and handheld products, system-on-chip (SoC) design with power management mechanism has become a popular trend to extend the battery life. Power management system is incorporated in our chip such that the overall power efficiency can be maximized. Low-dropout (LDO) voltage regulator which is regarded as an essential part in power management system has good transient response and ripple rejection capability. However, it suffers from low power efficiency problem and hard for SoC integration.

    A modified nested miller compensation scheme for LDO is proposed to solve the above problems in this thesis. The proposed architecture utilizes pole splitting principles such that system stability is guaranteed. Moreover, power efficiency is greatly improved by operating power transistor in triode region while consuming low quiescent current. The settling time is not affected by low current consumption. Instead, it is improved by additional feedback loop for directly sensing the output voltage variations. The proposed 1 V LDO regulator with a supply voltage of 1.05 V was simulated by HSPICE and fabricated in TSMC 0.18 μm CMOS technology with an area of 997 x 908 μm2. The whole chip consumes only 32 μA of ground current with an ultra-low-dropout voltage of 50 mV.


    誌謝 II 摘要 III ABSTRACT IV TABLE OF CONTENTS V LIST OF FIGURES VIII LIST OF TABLES XII CHAPTER 1 INTRODUCTION 1 1.1 BACKGROUND 1 1.2 MOTIVATION 4 1.3 THESIS ORGANIZATION 6 CHAPTER 2 FUNDAMENTALS OF LOW DROPOUT VOLTAGE REGULATOR 8 2.1 INTRODUCTION 8 2.2 SPECIFICATION AND DEFINITIONS OF LDO 12 2.2.1 Dropout Voltage 12 2.2.2 Quiescent Current 14 2.2.3 Power Efficiency 15 2.2.4 Line Regulation 17 2.2.5 Load Regulation 19 2.2.6 Noise 21 2.3 DESIGN CONSIDERATIONS 22 2.3.1 Categories of Power Transistor 22 2.3.2 Transient Response of LDO Regulators 24 CHAPTER 3 REVIEW OF RECENTLY REPORTED CAPACITOR-FREE LDOS 29 3.1 ARCHITECTURAL SOLUTIONS 29 3.2 FREQUENCY COMPENSATION SCHEMES 34 3.3 CONCLUSIONS 38 CHAPTER 4 ANALYSIS AND DESIGN OF PROPOSED LOW DROPOUT VOLTAGE REGULATOR 40 4.1 MOTIVATION 40 4.2 ARCHITECTURE 46 4.3 SMALL SIGNAL FREQUENCY RESPONSE 51 4.4 CIRCUIT DESIGN 61 4.5 SIMULATION RESULTS 69 4.6 PERFORMANCE SUMMARY 84 CHAPTER 5 CONCLUSION AND FUTURE WORK 88 5.1 CONCLUSION 88 5.2 FUTURE WORK 89 BIBLIOGRAPHY 91

    [1] D. D. Buss, "Technology in the Internet age," in Proc. of International Solid-State Circuits Conference, pp. 18-21 vol.1, 2002.

    [2] R. Rossetti, (2002) Satisfying cell phone-PDA Combo devices’ Need for multiple voltages. [Online]. Available: www.Planetanalog.com

    [3] G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," IEEE Journal of Solid-State Circuits, vol. 33, pp. 36-44, 1998.

    [4] J. J. Chen, F. C. Yang, C. M. Kung, B. P. Lai, and Y. S. Hwang, "A capacitor-free fast-transient-response LDO with dual-loop controlled paths," in Proc. of Asian Solid-State Circuits Conference, pp. 364-367, 2007.

    [5] F. Fanc, Multiple linear regulators power handheld devices and turn no the features that count. [Online]. Available: www.Planetanalog.com

    [6] G. A. Rincon-Mora and P. E. Allen, "Optimized frequency-shaping circuit topologies for LDOs," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 45, pp. 703-708, 1998.

    [7] G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," IEEE Journal of Solid-State Circuits, vol. 33, pp. 36-44, 1998.

    [8] L. Sai Kit, L. Ka Nang, and P. K. T. Mok, "Analysis of low-dropout regulator topologies for low-voltage regulation," in Proc. of Electron Devices and Solid-State Circuits, pp. 379-382, 2003.

    [9] C. W. Lin and Y. J. Liu, "A Power Efficient and Fast Transient Response Low Drop-Out Regulator in Standard CMOS Process," in Proc. of VLSI Design, Automation and Test, pp. 1-4, 2006.

    [10] B. Razavi, "Design of Analog CMOS Integrated Circuits," McGraw-Hill, Inc., 2001.

    [11] B. S. Lee, "Technical Review of Low Dropout Voltage Regulator Operation and Performance," Texas Instruments Application Report, August 1999.

    [12] L. K. Nang and P. K. T. Mok, "A capacitor-free CMOS low-dropout regulator with damping-factor-control frequency compensation," IEEE Journal of Solid-State Circuits, vol. 38, pp. 1691-1702, 2003.

    [13] M. Loikkanen and J. Kostamovaara, "A Capacitor-Free CMOS Low-Dropout Regulator," in IEEE International Symposium on Circuits and Systems, pp. 1915-1918, 2007.

    [14] J. J. Chen, F. C. Yang, C. M. Kung, B. P. Lai, and Y. S. Hwang, "A capacitor-free fast-transient-response LDO with dual-loop controlled paths," in Proc. of Solid-State Circuits Conference, pp. 364-367, 2007.

    [15] W. J. Huang and S. I. Liu, "Sub-1V capacitor-free low-dropout regulator," Electronics Letters, vol. 42, pp. 1395-1396, 2006.

    [16] W. J. Huang, S. H. Lu, and S. L. Liu, "A Capacitor-free CMOS Low Dropout Regulator with Slew Rate Enhancement," in Proc. of VLSI Design, Automation and Test, pp. 1-4, 2006.

    [17] K. N. Leung, P. K. T. Mok, W. H. Ki, and J. K. O. Sin, "Three-stage large capacitive load amplifier with damping-factor-control frequency compensation," IEEE Journal of Solid-State Circuits, , vol. 35, pp. 221-230, 2000.

    [18] F. Xiaohua, C. Mishra, and E. Sanchez-Sinencio, "Single Miller capacitor frequency compensation technique for low-power multistage amplifiers," IEEE Journal of Solid-State Circuits, , vol. 40, pp. 584-592, 2005.

    [19] C. K. Chava and J. Silva-Martinez, "A frequency compensation scheme for LDO voltage regulators," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 51, pp. 1041-1050, 2004.

    [20] T. Y. Man, P. K. T. Mok, and M. Chan, "A High Slew-Rate Push-Pull Output Amplifier for Low-Quiescent Current Low-Dropout Regulators With Transient-Response Improvement," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 54, pp. 755-759, 2007.

    [21] H. Banba, H. Shiga, A. Umezawa, T. A. M. T. Miyaba, T. A. T. T. Tanzawa, S. A. A. S. Atsumi, and K. A. S. K. Sakui, "A CMOS bandgap reference circuit with sub-1-V operation," IEEE Journal of Solid-State Circuits, , vol. 34, pp. 670-674, 1999.

    [22] P. Hazucha, T. Karnik, B. A. Bloechel, C. Parsons, D. Finan, and S. Borkar, "Area-efficient linear regulator with ultra-fast load regulation," IEEE Journal of Solid-State Circuits, , vol. 40, pp. 933-940, 2005.

    [23] R. J. Milliken, J. Silva-Martinez, and E. Sinchez-Sinencio, "Full On-Chip CMOS Low-Dropout Voltage Regulator," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 54, pp. 1879-1890, 2007.

    [24] S. K. Lau, P. K. T. Mok, and K. N. Leung, "A Low-Dropout Regulator for SoC With Q-Reduction," IEEE Journal of Solid-State Circuits, vol. 42, pp. 658-664, 2007.

    [25] M. Al-Shyoukh, H. Lee, and R. Perez, "A Transient-Enhanced Low-Quiescent Current Low-Dropout Regulator With Buffer Impedance Attenuation," IEEE Journal of Solid-State Circuits, vol. 42, pp. 1732-1742, 2007.

    無法下載圖示 全文公開日期 本全文未授權公開 (校內網路)
    全文公開日期 本全文未授權公開 (校外網路)
    全文公開日期 本全文未授權公開 (國家圖書館:臺灣博碩士論文系統)
    QR CODE