簡易檢索 / 詳目顯示

研究生: 洪端佑
論文名稱: 晶片尺寸封裝電路板層級衝擊測試可靠度分析
Reliability Assessment of Chip Size Package under Board-level Drop Test
指導教授: 江國寧
口試委員:
學位類別: 碩士
Master
系所名稱: 工學院 - 動力機械工程學系
Department of Power Mechanical Engineering
論文出版年: 2008
畢業學年度: 96
語文別: 中文
論文頁數: 142
中文關鍵詞: 晶圓級晶片尺寸封裝應力緩衝層銅導線掉落試驗規範有限元素分析可靠度分析
相關次數: 點閱:2下載:0
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 近年來消費性電子產品如行動電話、隨身硬碟、數位相機、個人數位助理等,多以小尺寸、輕量化與多功能為考量下陸續問世;然而,可攜性行動電子產品於使用過程中亦容易發生掉落情形,故針對增進行動電子產品可靠度與其內部封裝元件之動態行為探討所進行的相關研究即顯得日益重要。
    本研究之主要目的為對於一具應力緩衝層之封裝結構進行電路板層級掉落試驗研究,於錫球下方之填充材料與介電層等高分子材料均為良好之應力緩衝材料,可有效釋放於撞擊過程中所產生之應力波,進而提升錫球之可靠度。由於錫球可靠度能藉由高分子材料優異之形變能力加以改善,故封裝結構之失效區域與傳統之晶圓級晶片尺寸封裝其結構失效區域有所不同;另,此高分子材料過大之變形可能導致於導線部分另一產品可靠度問題,並造成佈線層承受較大之應力波而產生破壞。
    電子元件工業聯合會(Joint electron device engineering council, JEDEC)中之測試板(即印刷電路板)層級掉落試驗規範(Board-level drop test condition B)其相關規範適用於行動式電子產品之可靠度評估;於試驗中掉落台(Drop table)升高至所需要的高度後,以自由落體的方式讓掉落台沿著導桿自由落下,並產生一近似半正弦波之時間相關加速度函數,其最大加速度為1500G,脈衝波時間為0.5毫秒,並根據此規範進行實際掉落實驗。本研究於動態模擬部份使用有限元素分析軟體LS-DYNA®,並觀察測試板與封裝體於撞擊瞬間之機械行為,分為三個研究階段:第一階段,將實際量測所得之加速度與脈衝波時間輸入至有限元素模型,本模擬方法之可行性能藉由實際應變量之量測得到一定程度之驗證;第二階段,建立傳統之晶片尺寸封裝模型與具應力緩衝層之新型封裝模型,進行兩類型封裝之機械行為比較;第三階段,建立更細部之具銅導線之新型封裝模型。有別於其他掉落試驗研究,本研究主要針對具較佳錫球可靠度之新型封裝結構其銅導線部份之機械行為與力學趨勢進行探討。
    研究結果可發現,具應力緩衝層之新型封裝結構於錫球可靠度部分已被有效的改善,然而,於導線部分產生另一產品可靠度問題;於改善銅導線可靠度部份,彎曲式之導線可有效降低導線頸部之應力集中現象,此外,較強之介電層亦可適度抑制導線過大之變形。本研究進行掉落測試動態模擬分析並與實驗結果進行相當之驗證,研究結果指出新型封裝設計可大幅提升晶片掉落測試之可靠度。


    第一章 緒論 ……………………………………………………. 1 1.1研究動機 …………………………………………………… 1 1.2文獻回顧 ……………………………………………………3 1.3研究目的 ……………………………………………………8 第二章 基本理論 ………………………………………………11 2.1錫球幾何外型預測 ………………………………………11 2.2有限元素法理論基礎概述 ………………………………14 2.3有限元素法暫態分析之時間處理 ………………………18 2.3.1內隱式時間處理理論………………………………18 2.3.2有限元素法之非線性疊代法 ………………………20 2.3.3外顯式時間處理理論 ………………………………22 2.4零能量模式………………………………………………24 第三章 研究方法 ……………………………………………27 3.1掉落試驗規範及其探討 ………………………………28 3.1.1標準掉落試驗之JEDEC規範介紹 …………………29 3.1.2測試板及板上封裝元件之規範與失效判斷準則 …… 31 3.1.3掉落試驗規範內容之探討 ………………………………32 3.2封裝結構之掉落試驗有限元素模型之建立 …………………34 3.2.1有限元素模型之幾何尺寸及邊界條件設定(靜態分析) …34 3.2.2有限元素模型之幾何尺寸及邊界條件設定(動態分析) …38 3.2.3結構參數化分析之有限元素模型(靜態分析) ……………43 3.2.4 JEDEC加速度暨脈衝波時間參數敏感度分析(動態分析) ……………………………………………………………………………45 3.2.5結構參數化分析之有限元素模型(動態分析) ……………46 3.3掉落試驗結果 ……………………………………………… 48 第四章 分析結果與討論 …………………………………………50 4.1掉落試驗模型之靜態分析結果與討論 …………………… 50 4.1.1有限元素模型之拉力負載模擬結果 …………………51 4.1.2有限元素模型之壓力負載模擬結果 …………………53 4.1.3有限元素模型之參數化分析模擬結果與討論 ………55 4.2掉落試驗模型之動態分析結果與討論 ……………………59 4.2.1有限元素模型之動態模擬分析結果與討論 …………60 4.2.2有限元素模型之參數化分析結果與討論 ……………63 第五章 結論與未來展望 …………………………………………69 參考文獻 ………………………………………………………… 73 圖表 ……………………………………………………………… 78

    [1] V. Gektin, A. Bar-Cohen, and J. Ames, “Coffin-Manson Fatigue Model of Underfilled Flip-Chips,” IEEE Transactions on Components, Packaging, and Manufacturing Technology- Part A, Vol. 20, No. 3, pp. 317-326,1997
    [2] Lau et al., “Experimental and Analytical Studies of 28-pin Thin Small Outline Package (TSOP) Solder-Joint Reliability”, ASME Transactions on Journal of Electronic Package, Vol. 114, pp. 169-176, June 1992
    [3] S. Vaynman, and S. A. McKeown, “Energy-Based Methodology for the Fatigue Life Prediction of Solder Material,” IEEE Transactions on Components, Hybrids and Manufacturing Technology, Vol. 16, No. 3, pp. 317-322, 1993
    [4] K. N. Chiang, Z. N. Liu, and C. T. Peng, “Parametric reliability analysis of no-underfill flip chip package,” IEEE Transactions on Components and Packaging Technologies, Vol. 24, No. 4, pp. 635-640, December 2001
    [5] W. H. Chen, H. C. Cheng, and H. A. Shen, “An Effective Methodology for Thermal Characterization of Electronic Packaging,” IEEE Transactions on Components and Packaging Technologies, Vol. 26, NO. 1, pp. 222-232, March 2003
    [6] B. A. Zahn, “Evaluation of Simplified and Complex Thermal Finite Element Models for a 3-Die Stacked Chip Scale Ball Grid Array Package,” IEEE/CPMT/SEMI 29th International Electronics Manufacturing Technology Symposium, pp. 106-112, San Jose, CA, USA, January 2004
    [7] Y. Y. Wang, F. Wang, and T. C. Chai, “Finite Element Modeling of CSP Package Subjected to Board Level Drop Test,” IEEE Electronic Packaging Technology Conference, pp. 684-688, Singapore, December 2004
    [8] T. Y. Tsai et al., “Transient Submodeling Analysis for Board-Level Drop Tests of Electronic Packages,” IEEE Transactions on Electronics Packaging Manufacturing, Vol. 30, No. 1, pp. 54-62, January 2007
    [9] C. L. Yeh, and Y. S. Lai, “Support excitation scheme for transient analysis of JEDEC board-level drop test,” Microelectronics Reliability, Vol. 46, pp. 859-863, 2006
    [10] Y. S. Lai et al., “Optimal Design in Enhancing Board-level Thermomechanical and Drop Reliability of Package-on-Package Stacking Assembly,” Proc. of 7th Electronic Packaging Technology Conference (EPTC 2005), Vol. 1, pp. 7, Singapore, 7-9 Dec. 2005
    [11] Y. S. Lai, P. C. Chen, and C. L Yeh, “The Effect of IMC Microstructure of Solder Joint on the Mechanical Drop Performance in SnxAgCu and SnAgCuX CSP Package,” Proc. 56th Electronic Components and Technology Conference, pp. 1935-1939, SanDiego, CA, USA, May 30- June 2, 2006
    [12] C. L. Yeh, T. Y. Tsai, and Y. S. Lai, “Response Spectra Analysis for Transient Structural Responses of Board-Level Electronic Packages Subjected to Half-sine Impact Acceleration Pulses,” Proc. of 7th Electronics Packaging Technology Conference, pp. 8, Singapore, 7-9 Dec. 2005
    [13] T. Y. Tee, J. E. Luan, E. Pek, C. T. Lim, and Z. Zhong, “Novel Numerical and Experimental Analysis of Dynamic Responses under Board Level Drop Test,” Thermal and Mechanical Simulation and Experiments in Micro-Systems, EuroSimE2004, pp. 133-140, Brussels, Belgium, May 10- 12. 2004
    [14] T. Y. Tee, J. E. Luan, and H. S. Ng, “Development and Application of Innovational Drop Impact Modeling Techniques,” 55th Electronic Components and Technology Conference, ECTC, Vol. 1, pp. 504-512, Lake Buena Vista, FL, USA, May 31-June 4- 12. 2005
    [15] J. E. Luan, and T. Y. Tee, “Effect of Impact Pulse Parameters on Consistency of Board Level Drop Test and Dynamic Responses,” Electronic. Components and Technology Conference, Vol. 1, pp. 665-673, San Diego, USA, May 31- June 3. 2005
    [16] T. C. Chai et al., “Board Level Drop Test Reliability of IC Packages,” IEEE Electronic Components and Technology Conference, Vol. 1, pp. 630-636, Orlando, FL, USA, May 30-June 3, 2005
    [17] A. Syed, S. M. Kim, W. Lin, J. Y. Khim, E. S. Song, J. H. Shin, and T. Panczak, “A Methodology for Drop Prediction and Application for Design Optimization of Chip Scale Packages,” 55th Electronic Components and Technology Conference, ECTC, Vol. 1, pp. 472-479, Lake Buena Vista, FL, USA, May 31-June 4- 12. 2005
    [18] T. Y. Tee, H. S. Ng, C. T. Lim, E. Pek and Z. Zhong, “Board Level Drop Test and Simulation of TFBGA Packages for Telecommunication Applications,” 53rd Electronic Components and Technology Conference, pp. 121-129, New Orleans LA, USA, May 27- 30. 2003
    [19] J. E. Luan, T. Y. Tee, E. Pek, C. T Lim, and Z. Zhong, “Dynamic Responses and Solder Joint Reliability under Board Level Drop Test,” Microelectronics Reliability, Vol. 47, No 2-3, pp. 450-460, Feb.- Mar. 2007
    [20] S. Park, C. Shah, and J. Kwak, “Effect of Boundary Conditions on the Dynamic Response Characterization of Board-Level Drop Test,” 9th Electronics Packaging Technology Conference, pp. 374-379, Singapore, Dec 10- 12. 2007
    [21] S. Park, C. Shah, J. Kwak, C. Jang and J. Pitarresi, “Transient Dynamic Simulation and Full-Field Test Validation for A Slim-PCB of Mobile Phone under Drop/Impact,” Electronics Components and Technology Conference, pp. 914-923, Reno, NV, USA, May 29- June 1. 2007
    [22] 江國寧,微電子系統封裝基礎理論與應用技術,滄海書局,2006
    [23] S. M. Chang, C. Y. Cheng, K. N. Chiang, et al, “A Novel WLCSP Technology with High Reliability, Low Cost and Easy Fabrication,” Proc. of 7th Electronics Packaging Technology Conference (EPTC 2004), December 2004
    [24] M. C. Yew, C. C. Lee, S. M. Chang, and K. N. Chiang, "A Novel Crack and Delamination Protection Mechanism for a WLCSP Using Soft Joint Technology,” Soldering & Surface Mount Technology, Vol. 18, No. 3, pp. 3-13, 2006
    [25] J. C. Lin et al., “Design and Analysis of Wafer-Level CSP With a Double-Pad Structure,” IEEE Transaction on Components and Packaging Technologies, Vol. 28, No 1, March 2005
    [26] M. C. Yew, K. N. Chiang, “A Study of Material Effects for the Panel Level Package (PLP) Technology,” IEEE Electronic Components and Technology Conference, pp.795-801, Orlando, FL, USA, May 2007
    [27] C. Y. Chou, T. Y. Hung, M. C. Yew, W. K. Yang, D. C. Hu, M. C. Tsai, C. S. Huang, and K. N. Chiang, “Investigation of Stress-buffer-enhanced Package Subjected to Board-Level Drop Test,” Thermal, Mechanical and Multiphysics Simulation and Experiments in Micro-Electronics and Micro-Systems, EuroSimE2008, pp.372-377, Germany, April 21- 23, 2008
    [28] C. E. Ho, R. Zheng, G. L. Luo, A. H. Lin, and C. R. Kao, “Formation and Resettlement of (AuxNil1-x) Sn4 in Solder Joints of Ball-Gird-Array Packages with the Au/Ni Surface Finish,” Journal of Electronic Materials, Vol. 29, No. 10, pp. 1175-1181, 2000.
    [29] A. Maeda, T. Umemura, O. Wu, Y. Tomita and T. Abe, “Formation of Ni3Sn4 at the Boundary between Sn-Pb Soldering Layers and Au/Ni Plated Coatings,” International Symposium on Advanced Packaging Materials, pp. 135-140, 2000
    [30] L. S. Goldmann, “Geometric Optimization of Controlled Collapse Interconnections,” IBM J. Res. Develop., Vol. 13, pp. 251-265, May 1969
    [31] S. M. Heinrich, M. Schaefer, S. A. Schroeder, and P. S. Lee, “Prediction of Solder Joint Geometries in Array-Type Interconnects,” ASME Journal of Electronic Packaging, Vol. 118, pp. 114-121, 1996
    [32] K. A. Brakke, “Surface Evolver Manual,” version 2.01 Minneapolis, MN: The Geometry Center, 1996
    [33] L. Li and B. H. Yeung, “Wafer Level and Flip Chip Design Through Solder Prediction Models and Validation,” IEEE Transactions on Components and Packaging Technologies, Vol. 24, NO. 4, pp. 650-654, 2001
    [34] B. H. Yeung and T. Y. T. Lee, “Evaluation and Optimization of Package Processing, Design, and Reliability through Solder Joint Profile Prediction,” IEEE Electronic Components and Technology Conference, pp. 925-930, Orlando, FL, USA, May 2001
    [35] K. N. Chiang and C. Y. Yuan, “An Overview of Solder Bump Shape Prediction Algorithm with Validations,” IEEE Transactions on Advanced Packaging, Vol. 24, NO. 2, pp. 158-162, 2001
    [36] Y. Y. Zhu and S. Cescotto, “Unified and Mixed Formulation of the 8-node Hexahedral Elements by Assumed Strain Method,” Comput Methods Appl. Mech. Engrg., Vol. 129, pp. 177-184, 1996
    [37] JEDEC Standard/JESD22-B110A, “Subassembly Mechanical Shock,” November 2004
    [38] JEDEC Standard/JESD22-B111, “Board Level Drop Test Method of Components for Handheld Electronic Products,” July 2003
    [39] 陳建銘,“無鉛錫球封裝晶片之掉落衝擊測試”,國立中山大學機械與機電工程學系碩士論文,2005
    [40] R. Iannuzzelli, “Predicting Plated-Through-Hole Reliability in High Temperature,” IEEE Transactions on Advanced Packaging, ETCT, pp. 410-421, New York, USA, May 11- 16, 1991

    無法下載圖示 全文公開日期 本全文未授權公開 (校內網路)
    全文公開日期 本全文未授權公開 (校外網路)

    QR CODE