研究生: |
吳俊生 WU, CHUN-SHENG |
---|---|
論文名稱: |
以雲紋干涉術探討機械加工對於電子封裝體熱行為之影響 INVESTIGATION OF THERMAL BEHAVIOR OF ELECTRONIC PACKAGINGS AFTER MACHINING BY MOIRE INTERFEROMETRY |
指導教授: |
王偉中
WANG, WEI-CHUNG |
口試委員: | |
學位類別: |
碩士 Master |
系所名稱: |
工學院 - 動力機械工程學系 Department of Power Mechanical Engineering |
論文出版年: | 2002 |
畢業學年度: | 90 |
語文別: | 中文 |
論文頁數: | 98 |
中文關鍵詞: | 雲紋干涉術 、切削 、電子封裝 、溫差熱負載 |
外文關鍵詞: | Moire Interferometry, cutting, electronic packaging, thermal lodaing |
相關次數: | 點閱:2 下載:0 |
分享至: |
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報 |
由於近年來電子科技的高度成長,電子產品的趨勢是走向小型化、輕量化、薄型化、高速化、高機能化、高密度化及低成本化,而電子封裝技術亦已朝向高腳數及精緻化發展,因此單一封裝體,其封裝體積愈小而電晶體數目愈高已是封裝技術所欲追求之目標。然而高電晶體數目導致電子元件在運作時會產生較高的熱,這對於電子元件的壽命有極大之影響,溫度對於電子元件而言,是控制其壽命的主要因素,因此若能預測封裝體受熱時的行為,對於改善其製程及提高可靠度應有不少之助益。
本文利用數值分析及實驗兩種不同方式來進行探討應變量,在實驗部分方面,係利用在鑄模灌酯上經由機械加工後,再利用雲紋干涉術來觀測電子封裝體其橫斷面之位移量,進而得知其應變量。而在數值分析方面,將利用商用有限元素法套裝軟體ANSYS,來模擬電子封裝體受溫差熱負載,再與實驗結果做比較,並試著嘗試改變鑄模灌酯之機械性質及幾何形狀,來探討對電子封裝體應變量之影響,進而提供相關從業人員之參考
[1] “ANSYS Revision 5.1”, Swanson Analysis Systems Inc., Houston, PA, U.S.A., 1993.
[2] X. Qing, Y. Qin and F. Dai, “Experimental Investigation of Micromechanical Behavior of Advanced Materials by Moire Interferometry”, Optics and Lasers in Engineering, Vol. 25, pp.179-189, 1996.
[3] X. Huimin, F. Dai, P. Dietz, A. Schmidt and Z. Wei, “600℃ Creep Analysis of Metals Using the Moire Interferometry Method”, Journal of Materials Processing Technology, Vol. 88, pp. 185-189, 1999.
[4] V. Prakash, V. Valluri and Y. P. Wang, “Moire Interferometry of a PBGA”, Advancing Packaging, pp. 90-94, July/August, 1995.
[5] A. F. Bastawros and A. S. Voloshin, “Direct Thermal Strain Measurements in Electronic Packages”, Proceedings of Sixth IEEE SEMI-Therm Symposium, pp. 25-32, 1990.
[6] H. M. Ho, K. M. Oh, E. H. Wong and T. B. Lim, “Application of Moire Interferometry in Electronic Packagings”, Proceedings of IEEE/CMPT Electronic Packaging Technology Conference, pp. 277-282, 1997.
[7] E. A. Stout, N. R. Sottos and A. F. Skipor, “Mechanical Characterization of Plastic Ball Grid Array Package Flexure Using Moire Interferometry”, IEEE Transactions on Advanced Packaging, Vol. 23, No. 4, pp. 637-645, 2000.
[8] T. Ratanawilai, B. Hunter, G. Subbarayan and D. Rose, “A Comparsion between Moire Interferometry and Strain Gages for Effective CTE Measurement in Electronic Packages”, Proceedings of Inter Society Conference on Thermal Phenomena, pp. 246-252, 2000.
[9] Y. Zhao, C. Basaran, A. Cartwright and T. Dishongh, “Inelastic Behavior of Microelectronics Solder Joints under Concurrent Vibration and Thermal Cycling”, Proceedings of Inter Society of Conference on Thermal Phenomena, pp. 174-180, 2000.
[10] B. Han, D. Post and P. Ifju, “Moire Interferometry for Engineering Mechanics: Current Practices and Future Developments”, Journal of Strain Analysis, Vol. 36, No.1, pp. 101-117, 2001.
[11] B. Han, Z. Wu and S. Cho, “Measurement of Thermal Expansion Coefficient of Flexible Substrate by Moire Interferometry”, Experimental Techniques, pp. 22-25, May/June, 2001.
[12] J. Zhu, D. Zou and S. Liu, “Real-Time Monitoring and Simulation of Thermal Deformation in Plastic Package”, Journal of Electronic Packaging , Vol. 120 pp. 160-165, June, 1998.
[13] J. Wang, Z. Qian, D. Zou and S. Liu, “Creep Behavior of a Flip-Chip Package by Both FEM Modeling and Real Time Moire Interferometry”, Journal of Electronic Packaging, Vol.120 pp.179-185, June, 1998.
[14] 劉豫文, “以相位移陰影雲紋法探討電子構裝體受機械加工後之翹曲行為”, 國立清華大學動力機械系碩士論文, 2001.
[15] 王偉中,劉豫文, “利用凹陷降低電子元件的翹曲”, 中華民國發明專利申請中, 2002.
[16] 王偉中,劉豫文, “電子封裝體之組合”, 中華民國發明專利申請中, 2002.
[17] D. Post, B. Han and P. Ifju, “High Sensitivity Moire”, Springer-Verlag New York, 1994.
[18] A. J. Durelli and V. J. Parks, “Moire Analysis of Strain”, U.S.A., Prentice-Hall, Inc., Englewood Cliffs, New Jersey, U.S.A., 1970.
[19] Y. Guo, P. Ifju, R. Boeman and F. Dai, “Formation of Specimen Gratings for Moire Interferometry Applications”, Experimental Techniques, pp. 28-32, September/October 1999.
[20] X. Dai and P. S. Ho, “Thermo-mechanical Deformation of Underfilled Flip-Chip Packaging”, IEEE/CPMT Int’l Electronics Manufacturing Technology Symposium, pp. 326-333, 1997
[21] J. H. Lau and Y. H. Pao, “Solder Joint Relibility of BGA, CSP, Flip Chip, and Fine Pitch SMT Assemblies”, McGraw-Hill Inc., New York, U.S.A., 1997.
[22] J. W. Dally and W. F. Riley, “Experimental Stress Analysis”, McGraw-Hill Inc., New York, U.S.A., 1991.
[23] 趙凱華和鍾錫華, “光學”, 儒林圖書有限公司, 1997.
[24] 台灣聲寶股份有限公司, 桃園, 台灣, 2002.
[25] Photomechanics Inc., U.S.A., 2002.