簡易檢索 / 詳目顯示

研究生: 吳政遠
Wu Cheng-Yuan
論文名稱: 超大型積體電路與系統中傳輸線的時域模型分析
Time-domain Model Analysis of Transmission Line in Very Large Scale Integrated Circuits and Systems
指導教授: 朱大舜
Chu, Ta-Shun
口試委員: 張克正
Chang, Keh-Jeng
徐碩鴻
Hsu, Shuo-Hung
學位類別: 碩士
Master
系所名稱: 電機資訊學院 - 電機工程學系
Department of Electrical Engineering
論文出版年: 2013
畢業學年度: 101
語文別: 中文
論文頁數: 60
中文關鍵詞: 傳輸線模型散射參數寄生效應SONNETHSPICE
外文關鍵詞: Model of Transmission Line, S-Parameter, Parasitic Effect, SONNET, HSPICE
相關次數: 點閱:3下載:0
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 隨著超大型積體電路的演進,製程技術逐漸縮至28奈米甚至20奈米,後段製程的金屬連接線的尺寸也因此跟著縮小,這樣的趨勢正是為了滿足摩爾定律,使半導體產業能夠持續的發展下去。後段製程的金屬連接線的尺寸與距離也隨之縮小,會使得電路中的寄生效應就更加的不可忽視。寄生效應會影響電路的訊號完整度,在訊號的傳遞當中金屬連接線所產生的寄生電阻、寄生電容與寄生電感會對整體電路有不良的影響。當工作頻率不斷的提高,如何去精確的估計與模擬後段金屬連接線的寄生效應是很重要的議題。

    在這篇論文,首先使用電磁模擬軟體SONNET,根據不同層的訊號線和參考平面的測試結構,抽取其散射參數。然後在使用方程式將散射參數(S-Parameters)轉成寄生電阻(R)、寄生電感(L)、寄生電容(C)與寄生電導(G)。同時將RLCG這四種參數,可以建立不同的傳輸線的時域模型,如RC、RLC及RLCG。最後利用HSPICE將時域模型轉換成散射參數作為驗證。

    最後實作一個圖形化介面的軟體,提供兩種模式方便使用者使用,減少設計電路的時間。在第一模式中,使用者輸入頻率、寬度、長度與測試結構產生RLCG的值與特性阻抗(Z0)。在第二模式中,程式讀取各頻率對散射參數的資料,產生時域參數的資料庫與RLCG對應頻率的關係圖。


    As the evolution of VLSI circuits, manufacturing technology is gradually reduced to 28nm or even 20nm and Back End Of Line (BEOL) metal interconnect wire size is also shrunk to follow Moore’s Law to help the semiconductor industry developing. Shrinking size of BEOL metal Interconnect wire makes the circuit parasitic effect become more significant. Parasitic effects, including resistance, capacitance, and inductance degrade the signal integrity of circuits. Therefore, while the operating frequency keeps increasing to new levels, it is critical to know how to accurate estimate and simulate parasitic effects of BEOL metal interconnect wire.

    In this thesis, firstly, we use electromagnetic field solver software, SONNET, to extract the scatter parameters by different layers of the signal line and the reference plane of the test structures. Then, the methodology adopted in this research is using formula to transform scatter parameters into RLCG, which is four parameters: resistance (R), Inductance (L), capacitance (C) and conductance (G). Meanwhile, various combinations of the four parameters: RLCG can also establish different time-domain models of transmission line, such as RC, RLC and RLCG. Also, we use HSPICE to transform time-domain model into scatter parameters, which can be applied to verify scatter parameter and time-domain model.

    Finally, we implement a graphical interface software which offers two modes to help users to save time for circuit design. One of the modes is that users input operating frequency, width, length and test structure of wire, and then RLCG values and characteristic impedance (Z0) will be generated. Another mode is program reading data from frequency with scatter parameters, and libraries and graph and the values of RLCG with frequency will be generated.

    Abstract(英文摘要) I 中文摘要 II 目錄 III 表目錄 V 圖目錄 VI 第一章 緒論 1 1.1 前言 1 1.2 動機 2 1.3 論文架構 4 第二章 相關研究主題 5 2.1 電阻與電導 5 2.2 電容 7 2.3 電感 9 2.4 散射參數 10 2.5 積體電路元件製成與訊號完整性 11 2.6 傳輸線理論 13 2.7 傳輸線散佈式模型 17 第三章 使用的軟體與方法架構 19 3.1 SONNET 19 3.2 HSPICE 21 3.3 MATLAB 22 3.4 PERL 22 3.5 頻域轉時域方法 23 3.6 時域轉頻域方法 26 3.7 驗證流程 28 3.8 軟體架構 29 第四章 實驗結果 31 4.1 不同模型驗證的結果 31 4.2 時域軟體與頻域軟體互相驗證 40 4.3 頻率對於寄生效應的影響 40 4.4 不同的參考平面對於寄生效應的影響 43 4.5 長度對於寄生效應的影響 46 4.6 寬度對於寄生效應的影響 49 第五章 QuicklyTML介紹 53 第六章 結論 57 第七章 未來工作 58 參考文獻 59

    [1] Intel Corporation, "Moore's Low Inspires Intel Innovation".
    Available at http://www.nano-ou.net/Edu2ImagePages/Moores.aspx
    [2] Ching-Yang Yan, "Proposing A New Fast 3D Electromagnetic-based RLC Exttraction Software Platform for 3D-IC and System-in-Package Designs," in M.S Dissertation, Department of Computer Science, Nation Tsing Hua University, Taiwan, 2009.
    [3] Han-Yu Tsai, "Modeling and Validating Time-Domain and Frequency-Domain Transmission Line Parameters," in M.S Dissertation, Department of Electronic Engineering, Nation Tsing Hua University, Taiwan, 2011.
    [4] T. Sakurai and K. Tamaru, “Simple Formula for Two- and Three-Dimension Capacitances,” IEEE Trans. Electron Devices, pp. 183-185, Feb 1983.
    [5] David M. Pozar, "MICROWAVE ENGINEEGING Third Edition," WILEY, pp. 174-182, 2005.
    [6] M. A. Plonus, "Applied Electromagnetics," McGraw-Hill, pp. 553-571, 1978.
    [7] Keh-Jeng Chang, Tsun-Ming Wu and Ming-Jin Huang, "Three-dimensional electromagnetic modeling of system-in-package and system-on-glass transmission-line parameters for DFM," 2008.
    [8] Sonnet Software Inc, SONNET User's Guide, 2007.
    [9] Meng-Hung Shen, Chieh-Hung Cheng and Po-Chiun Huang, “HSPICE Introduction,” NTHU LaRC, 2010.
    [10] David M. Pozar, “MICROWAVE ENGINEEGING Third Edition,” WILEY, pp. 57-64, 2005.

    [11] W. R. Eisenstadt and Y. Eo, “S-parameter-based IC interconnect transmission line characterization,” IEEE Trans. Comp., Hybrids, Manufact. Technol., pp. 483-490, Aug 1992.
    [12] Yungseon Eo and William R. Eisenstadt, “High-speed VLSI interconnect modeling based on S-parameter measurements,” IEEE Trans. Comp., Hybrids, Manufact. Technol., VOL 15, NO 4, August 1993.
    [13] Dongchul Kim and Yungseon Eo, “S-parameter-measurement-based time-domain signal transient and crosstalk noise characterization of coupled transmission lines,” IEEE Trans. Adv. Packag., VOL. 32, NO. 1, February 2009.
    [14] SYNOPSYS, HSPICE User Guide: RF Analysis, 2010.
    [15] Keh-Jeng Chang, Soo-Young Oh, and Ken Lee, “HIVE: An Efficient Interconnect Capacitance Extractor to Support Submicron Multilevel Interconnect Designs,” IEEE ICCAD, pp. 294-297, 1991.
    [16] Keh-Jeng Chang, Norman H. Chang, Soo-Young Oh, and Ken Lee, “Parameterized SPICE subcircuits for submicron multilevel interconnect modeling,” IEEE VLSI Technology, pp. 78-79, June 1992.

    無法下載圖示 全文公開日期 本全文未授權公開 (校內網路)
    全文公開日期 本全文未授權公開 (校外網路)
    全文公開日期 本全文未授權公開 (國家圖書館:臺灣博碩士論文系統)
    QR CODE