研究生: |
廖培偉 Pei-Wei Liao |
---|---|
論文名稱: |
先進低功率設計技術之評估 Evaluation of Advanced Low Power Design Techniques |
指導教授: |
馬席彬
Hsi-Pin Ma |
口試委員: | |
學位類別: |
碩士 Master |
系所名稱: |
電機資訊學院 - 電機工程學系 Department of Electrical Engineering |
論文出版年: | 2007 |
畢業學年度: | 96 |
語文別: | 中文 |
論文頁數: | 173 |
中文關鍵詞: | 多重臨界電壓 、選擇式 、時脈閘控 、區塊 、低功耗 |
外文關鍵詞: | MTCMOS, selective, clock gating, macro |
相關次數: | 點閱:1 下載:0 |
分享至: |
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報 |
隨著於超大型積體電路技術逐日進步,無論是以低功率消耗伴隨較低效能需求的設計或是高功率消耗追求高效能展現的設計,都逐漸地朝著可以設計出更低的功率消耗但卻能提升效能展現的目標邁進。在低功率的議題上,我們檢視了各種功率消耗的發生原因以及特徵以尋找多種低功耗技術來改善它。這些技術過去多被獨立提出,亦有許多技術未經過各層次的驗證,故我們經過評估與模擬,選擇了可行性且效能高的多種低功率技術進行研究,包括了能大幅改善動態功率消耗的時脈閘控技術、根據電路需求改變的選擇式多重臨界電壓互補式金屬氧化層半導體技術以及休眠電晶體的應用。為了從邏輯單元基底設流程著手,我們設計了多重臨界電壓標準元件庫,並且將其應用於現行的流程中,包含電路合成與自動佈局的執行。而標準元件庫的產生流程與資訊以及標準元件之設計要領也是我們為了針對元件設計仔細探討的部分。在過去一些有待改善的低功率技術,我們也提出了實現方法將低功率技術整合成晶片並予以驗證,其中又以模組分析與切割以及區塊佈局方式為重點。在最後模擬結果中,我們看到了各式低功率技術所帶來的成效,包括了改善整體動態功率消耗(3%)、降低待機狀態功率消耗(78%)以及減低漏電流效應(56%),均符合我們所預期之目標。
[1] H. S. Won, K. S. Kim, K. O. Jeong, K. T. Park, K, M, Choi and J. T. Kong,
”An MTCMOS Design Methodology and Its Application to Mobile Computing,”
ISLPED, pp. 110-115, Aug. 2003.
[2] N. S. Kim, T. A. David and B. T. Mudge, ”Leakage Current: Moore’s Law Meets
Static Power,” IEEE Computer Society, pp. 68-75, Dec. 2003.
[3] G.oichi Ono and Masayuki, ”Threshold-Voltage Balance for Minimum Supply Operation,”
IEEE Journal of Solid-State Circuits., vol. 38, pp. 68-75, Dec. 2003.
[4] Changbo Long and Lei He, ”Distributed sleep transistors network for power reduction,”
IEEE Design Automation Conference, pp. 181-186, Jun. 2003.
[5] De-Shiuan Chiou, Shih-Hsin Chen, Shih-Chieh Chang and Chingwei Yeh, ”Timing
Driven Power Gating,” IEEE Design Automation Conference, pp. 121-124, Jul.
2006.
[6] 工研院系統晶片技術中心郭建興, ”標準元件庫特徵值萃取與模型建立,” IC Design
magazine, vol.33, pp. 44-56, Jan. 2003.
[7] H. Singh Deogun, D. Sylvester, R. Rao and K. Nowka, ”Adaptive MTCMOS for
dynamic leakage and frequency control using variable footer strength,” IEEE Solid-
State Circuits., pp. 147-150, Sep. 2005.
[8] S. Mutoh, T. Douseki, Y. Matsuya, S. Shigematsu and J. Yamada, ”1V Power Supply
High-Speed Digital Circuit Technology with Multithreshold Voltage CMOS,”
IEEE Journal of Solid-State Circuits, vol.30, pp. 847-853, Aug. 1995.
[9] A. Amirabadi, J. Jafari, A. A. Kusha, A. K. Firooz and M. Nourani, ”Leakage
Current Reduction by New Technique in Standby Mode,” GLSVLSI, pp. 158-161,
Apr. 2004.
[10] K. Nii, H. Makino, Y. Tujihashi, C. Morishima, Y. Hayakawa, H. Nunogami, T.
Arakawa and H. Hamano, ”A Low Power SRAM using Auto-Backgate-Controlled
MT-CMOS,” ISLPED, pp. 293-298, Dec. 1998.
[11] H. Makino, Y. Tsujihashi, K. Nii, C. Morishima, Y. Hayakawa, T. Shimizu and
T. Arakawa, ”An Auto-Backgate-Controlled MT-CMOS Circuit,” IEEE VLSI
Circuits Digeset of Technical Papers, pp. 42-43, Jun. 1998.
[12] S. Shigematsu, S. Mutoh, Y. Matsuya, Y. Tanabe and J. Yamada, ”A 1-V High-
Speed MTCMOS Circuit Scheme for Power-Down Application Circuits,” IEEE
Journal of Solid-State Circuits, vol.32, pp. 861-869, June. 1997.
[13] R. M. Rao, J. L. Burns and R. B. Brown, ”Analysis and Optimization of Enhanced
MTCMOS Scheme,” IEEE Proc., pp. 864-869, Jun. 1997.
[14] Kyu-won Choi, Yingxue Xu and T. Sakurai, ”An Effective Yet Feasible Power-
Gating Scheme Achieving Two Orders of Magnitude Lower Standby Leakage,”
IEEE VLSIC., pp. 312-315, Jun. 2005.
[15] V. Khandelwal and A. Srivastava, ”Leakage Control Through Fine-Grained Placement
and Sizing of Sleep Transistor,” IEEE TCAD., pp. 1246-1255, Jul. 2007.
[16] K.Usami, N. Kawabe, M. Koizumi, K. Seta and T. Furusawa, ”Automated selective
multi-threshold design for ultra-low standby applications,” IEEE Trans. Commun.,
pp. 202-206, 2002.
[17] C. C. Wang, P. M. Lee and K. L. Chen,, ”An SRAM Design Using Dual Threshold
Voltage Transistors and Low-Power Quenchers,” IEEE Journal of Solid-State
Circuits, vol.38, pp. 1712-1720, Oct. 2003.
[18] 國家晶片系統設計中心陳麒旭, ”標準元件庫(Standard Cell Library) 概說,” IC
Design magazine, pp. 28-36, Oct. 2003.
[19] J. Kao, S. Narendra and A. Chandrakasan, ”MTCMOS Hierarchical Sizing Based
on Mutual Exclusive Discharge Patterns,” Proceedings of the 35th annual conference
on Design automation, pp. 495-500, 1998.
[20] W. Liao, J. M. Basile and L. He, ”Leakage Power Modeling and Reduction with
Data Retention,” Proceedings of the IEEE, pp. 34-38, Sep. 2001.
[21] M. H. Anis, M. K. Mahmoud and M. I. Elmasry, ”Efficient Gate Clustering for
MTCMOS Circuits,” IEEE Journal of Solid-State Circuits, vol.38, no.12, pp. 1712-
1720, Oct. 2003.
[22] Chuh-Feng Chang and Wai-Kei Mak, ”Simultaneous Vdd, Vth Voltage Assignment
with Gate Sizing for Low Power,” Project Starfish, FY95 3th Workshop, Jan. 2007.
[23] Z. L. Hsui and J. D. Huang, ”Hareware Implementatoin of Starfish,” Project
Starfish, FY95 4th Workshop, Apr. 2007.
[24] C. K. Ho and H. P. Ma, ”Development of a Low Power Standard Cell Library
Development,” National Tsing Hua University Library, Oct. 2005.
[25] C. W. Yu and H. P. Ma, ”A Scalable MIMO Detector IP for Wireless Communications,”
National Tsing Hua University Library, Sept. 2006.